Espressif Systems /ESP32-P4 /RMT /TX_CH1STATUS

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as TX_CH1STATUS

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0MEM_RADDR_EX_CH00APB_MEM_WADDR_CH00STATE_CH0 0 (MEM_EMPTY_CH0)MEM_EMPTY_CH0 0 (APB_MEM_WR_ERR_CH0)APB_MEM_WR_ERR_CH0

Description

Channel 1 status register

Fields

MEM_RADDR_EX_CH0

This register records the memory address offset when transmitter of CHANNEL%s is using the RAM.

APB_MEM_WADDR_CH0

This register records the memory address offset when writes RAM over APB bus.

STATE_CH0

This register records the FSM status of CHANNEL%s.

MEM_EMPTY_CH0

This status bit will be set when the data to be set is more than memory size and the wraparound mode is disabled.

APB_MEM_WR_ERR_CH0

This status bit will be set if the offset address out of memory size when writes via APB bus.

Links

() ()